Military, Aerospace & Hi-Rel

    Analog Devices launches low-jitter 1.25-GSPS clock

    12/02/2014

    Analog Devices introduced the AD9528 JESD204B clock and SYSREF generator defined to support the clock requirements for long-term evolution (LTE) and multicarrier GSM base station designs, defense electronics systems, RF test instrumentation, and other emerging wideband RF GSPS data acquisition signal chains. The use of the JESD204B standard for the high-speed converter-to-digital processer interface is becoming increasingly prevalent across many state-of-the-art applications as data rates are being pushed into the multi-Gb/s range, and multi-channel synchronization and data latency management are becoming a system necessity. The JESD204B interface was specifically developed to address high-data-rate system design needs, and the AD9528 clock device contains functions that support and enhance the unique capabilities of that interface standard.

     

    The AD9528 provides a low-power, multi-output, clock distribution function with low-jitter performance, along with an on-chip, two-stage PLL and VCO. The on-chip VCO tunes from 3.6 GHz to 4.0 GHz, with the input receivers and oscillator providing both single-ended and differential operation.

     

    The AD9528 provides JESD204B-compatible subclass 1 SYSREF and deterministic latency clocking signals and supports a variety of options for SYSREF signal generation. The most basic is a simple buffer function wherein the user-provided SYSREF signal is fanned out to the SYSREF output pins. When provided with an external SYSREF source, the AD9528 is also capable of synchronizing the SYSREF outputs to the clock outputs being generated internally, which is necessary to achieve accurate deterministic latency. The AD9528 is also capable of generating the SYSREF source internally. The AD9528 supports both continuous signal SYSREF generation and “n-shot” pulse generation. N-shot generation is vital in systems where a continuous signal might result in unwanted spurs in the output spectrum of the data converter being clocked.

     

    When connected to a recovered system reference clock and a VCXO, the AD9528 generates 12 low-noise outputs with a range of 1 MHz to 400 MHz, and two high-speed outputs at up to 1.25 GHz. The frequency and phase of one clock output relative to another clock output can be varied by means of a divider phase-select function that serves as a jitter-free, coarse timing adjustment in increments that are equal to half the period of the signal coming from the VCO output. The SYSREF signals each have additional phase offset capability making it easy to dial-in the optimal arrival time at each target device.

    AD9528

    ADI’s Wideband RF Signal Processing website

    JESD204B interface design resource page

    ADI EngineerZone

    Analog Devices

    Related

    Transformer Design Comparisons for Mitigating EMI in Gate Driver Circuits

    Mar 29,2026
    Matthew Russell, Master’s student at University College Cork, and a student engineer at Bourns Electronics Ireland

    Helping to Rewire Aerospace

    Apr 1,2026
    Bo Corn, Strategic Advisor, WireMasters

    Power Systems Design

    146 Charles Street
    Annapolis, Maryland 21401 USA

    Power Systems Design

    Published by Power Systems (PSD) serves all aspects of the Power Electronics market including but not limited to Power Conversion, Power Management, Intelligent and Embedded Motion, Automotive, Renewable Energy, Energy Efficiency and Lighting. PSD is published 10x per year in English with separate print editions for Europe and North America and is published 6x per year in China. PSD Apps are available for Android & iOS. Additionally qualified power engineering professionals may subscribe and receive PSD daily PowerSurge newsletters.