NEWS: PRODUCT NEWS

    Texas Instruments unveils clock buffers with ultra-low noise floor and additive jitter

    03/28/2012
    Click image to enlarge

    Texas Instruments Incorporated today expanded its high-performance clock buffer portfolio with the introduction of two new universal clock buffer families. The CDCLVC1310 LVCMOS clock buffer delivers an industry-leading phase noise floor of -169 dBc/Hz in crystal mode. The LMK00101/05 complements the family with flexible output voltage level configurations. The LMK00301/04/06/08 differential-ended family offers ultra-low additive jitter of 51 femtoseconds (fs). In response to today's communications systems moving to higher data rates that demand stringent system jitter budgets, these devices deliver the lowest jitter, skew, and built-in signal-level translators. These new families support applications like networking and data communications, medical imaging, test and measurement, and radar. Download datasheets and IBIS models, order free samples, or request evaluation modules (EVMs) here: www.ti.com/universalbuffers-pr. CDCLVC1310, LMK00101/105 features and benefits

    • Best-in-class noise floor in crystal mode with ultra-low system additive jitter (25 fs) improves system communications link and signal-to-noise (SNR) performance.
    • Universal input architecture (LVPECL, LVDS, HCSL, SSTL, LVCMOS) and built-in voltage level and signal translator reduce board space by 50 percent.
    • Universal I/O supply voltage (1.5V, 1.8V, 2.5V, 3.3V) simplifies system design and reduces bill of materials (BOM) cost by 50 percent.
    LMK0030x (LMK00301/04/06/08) features and benefits
    • Additive jitter of 51 fs RMS at 156.25 MHz (12 kHz - 20 MHz) improves system link performance with double the flexibility of the nearest competitive device.
    • Universal output architecture with built-in voltage level and signal translators eliminate the need for interface logic and external components, reducing board space by half.
    • Ability to configure output clocks reduces customers' R&D device evaluation cost by more than 50 percent.
    TI offers a large portfolio of complementary devices to optimize the high-speed signal chain. Some of the devices complementing these clock buffers are:
    • Clock generators such as the LMK03806 and CDCM61001.
    • High-speed data converters such as the DAC3484, ADS4149 and ADC12D1800RF families.
    • Power management ICs such as the TPS54120.
    • Digital signal processors (DSPs) such as the TMS320C66x.
    www.ti.com

    Related

    Power Systems Design

    146 Charles Street
    Annapolis, Maryland 21401 USA

    Power Systems Design

    Power Systems Design is a leading global media platform serving the power electronics design engineering community. It delivers in-depth technical content, industry news, and product insights to engineers and decision-makers developing advanced power systems and technologies.

    Published 12× per year across North America and Europe, Power Systems Design is distributed through online and fully digital editions, complemented by eNewsletters, webinars, and multimedia content. The platform covers key areas including power conversion, semiconductors, renewable energy, automotive electrification, AI power systems, and industrial applications—supporting innovation across the global electronics industry.