Design Centers
    Industrial
    Lattice Semiconductor Corporation
    Lattice’s CrossLink portfolio encompasses seven new modular IP cores for increased flexibility in video bridging capabilities across consumer, industrial, and automotive applications

    IP Cores Enable More Flexible Video Bridging Capabilities for Consumer, Industrial, and Automotive Applications

    08/29/2017

    PORTLAND, OR – Lattice Semiconductor Corporation announces the availability of seven new modular IP cores for its award winning CrossLink FPGA product for increased design flexibility to support consumer, industrial and automotive applications. These modular IP cores offer the building blocks for customers to create their own unique video bridging solutions.

    The mobile industry, through its demand for high volumes and exceptional performance, has created video components such as processors, displays, and sensors that are valued in other “mobile-influenced” markets. These markets demand cost-effective devices that bridge between MIPI and other traditional or legacy display and camera interfaces.

    Announced in May 2016, the CrossLink product was designed to address barriers faced by the increasingly complex and dynamic video market. Lattice equipped designers with a new way to deliver low power and compact bridging solutions without compromising performance to deliver cutting-edge innovations for multiple growth markets including automotive, AR/VR and drones.

    The new CrossLink modular IP cores include:

    · CSI-2/DSI D-PHY Receiver– Converts MIPI CSI-2/DSI data streams to parallel data

    · CSI-2/DSI D-PHY Transmitter– Converts parallel formatted data streams to MIPI CSI-2/DSI

    · FPD-LINK Receiver– Converts FPD-LINK video streams to pixel clock domain

    · FPD-LINK Transmitter– Converts Pixel Data Streams to an FPD-LINK video stream

    · SubLVDS Image Sensor Receiver– Converts SubLVDS image sensor video stream to pixel clock domain

    · Pixel to Byte Converter– Converts pixel format data to parallel byte format for D-PHY transmitter

    · Byte to Pixel Converter– Converts parallel byte format from a D-PHY receiver into pixel format

    In addition, Lattice has included a 1:2 MIPI DSI Display Interface Bandwidth Reducer, which utilizes select modular IP cores above to bridge an input video stream into two streams or one lower resolution stream.

    The newly expanded suite of CrossLink IP cores can be accessed here and are readily available in the Clarity Designer tool in Lattice’s Diamond software.

    CrossLink evaluation boards with the new IP cores are available now from Lattice and its distributors. To learn more, please visit www.latticesemi.com/CrossLink.

    Related

    Power Systems Design

    146 Charles Street
    Annapolis, Maryland 21401 USA

    Power Systems Design

    Power Systems Design is a leading global media platform serving the power electronics design engineering community. It delivers in-depth technical content, industry news, and product insights to engineers and decision-makers developing advanced power systems and technologies.

    Published 12× per year across North America and Europe, Power Systems Design is distributed through online and fully digital editions, complemented by eNewsletters, webinars, and multimedia content. The platform covers key areas including power conversion, semiconductors, renewable energy, automotive electrification, AI power systems, and industrial applications—supporting innovation across the global electronics industry.